JPH0432824Y2 - - Google Patents
Info
- Publication number
- JPH0432824Y2 JPH0432824Y2 JP1986060199U JP6019986U JPH0432824Y2 JP H0432824 Y2 JPH0432824 Y2 JP H0432824Y2 JP 1986060199 U JP1986060199 U JP 1986060199U JP 6019986 U JP6019986 U JP 6019986U JP H0432824 Y2 JPH0432824 Y2 JP H0432824Y2
- Authority
- JP
- Japan
- Prior art keywords
- signal
- clock
- circuit
- input
- data
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Landscapes
- Time-Division Multiplex Systems (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1986060199U JPH0432824Y2 (en]) | 1986-04-23 | 1986-04-23 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1986060199U JPH0432824Y2 (en]) | 1986-04-23 | 1986-04-23 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS62173831U JPS62173831U (en]) | 1987-11-05 |
JPH0432824Y2 true JPH0432824Y2 (en]) | 1992-08-06 |
Family
ID=30892398
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1986060199U Expired JPH0432824Y2 (en]) | 1986-04-23 | 1986-04-23 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH0432824Y2 (en]) |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3230054A1 (de) * | 1982-08-12 | 1984-02-16 | Siemens Ag | Demultiplexer |
JPS5972227A (ja) * | 1982-10-18 | 1984-04-24 | Nippon Telegr & Teleph Corp <Ntt> | 直並列変換回路 |
-
1986
- 1986-04-23 JP JP1986060199U patent/JPH0432824Y2/ja not_active Expired
Also Published As
Publication number | Publication date |
---|---|
JPS62173831U (en]) | 1987-11-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP2501513Y2 (ja) | 並列直列変換器 | |
JPH02273856A (ja) | システムバス制御方法 | |
JPH077901B2 (ja) | フリップフロップ回路 | |
JPH0432824Y2 (en]) | ||
JPH08125644A (ja) | クロックの同期化回路 | |
JPS6253539A (ja) | フレ−ム同期方式 | |
JPS61288643A (ja) | 内部同期化装置 | |
JPH03289232A (ja) | 非同期読み出し回路 | |
JP2575221B2 (ja) | Pll回路 | |
JPH0355200Y2 (en]) | ||
JPH0276332A (ja) | ビット位相同期回路 | |
JPH0352037Y2 (en]) | ||
JP2514961Y2 (ja) | シリアルデータラッチ回路 | |
JPH03292698A (ja) | シフトレジスタ回路 | |
JP2504615B2 (ja) | 信号伝達タイミング制御方式 | |
JPH01128152A (ja) | シリアルi/o回路 | |
JPH0758732A (ja) | ビットバッファ回路 | |
JPS6349842U (en]) | ||
JPH0374951A (ja) | 同期化回路 | |
JPH01126723A (ja) | メモリ回路 | |
JPH0348520B2 (en]) | ||
JPS6022542B2 (ja) | 同期化回路 | |
JPH02186718A (ja) | 1/3分周回路 | |
JPS63108235U (en]) | ||
JPS62161399U (en]) |